Current and future computing systems increasingly require that their functionality stays flexible after the system is operational, in order to cope with changing user requirements and improvements in system features, i.e. changing protocols and data-coding standards, evolving demands for support of different user applications, and newly emerging applications in communication, computing and consumer electronics. Therefore, extending the functionality and the lifetime of products requires the addition of new functionality to track and satisfy the customers needs and market and technology trends. Many contemporary products along with the software part incorporate hardware accelerators for reasons of performance and power efficiency. While adaptivity of software is straightforward, adaptation of the hardware to changing requirements constitutes a challenging problem requiring delicate solutions. The FASTER (Facilitating Analysis and Synthesis Technologies for Effective Reconfiguration) project aims at introducing a complete methodology to allow designers to easily implement a system specification on a platform which includes a general purpose processor combined with multiple accelerators running on an FPGA, taking as input a high-level description and fully exploiting, both at design time and at run time, the capabilities of partial dynamic reconfiguration. The goal is that for selected application domains, the FASTER toolchain will be able to reduce the design and verification time of complex reconfigurable systems providing additional novel verification features that are not available in existing tool flows.
[1]
Dirk Stroobandt,et al.
Automatic generation of run-time parameterizable configurations
,
2008,
2008 International Conference on Field Programmable Logic and Applications.
[2]
L. D. Moura,et al.
The YICES SMT Solver
,
2006
.
[3]
Ioannis Papaefstathiou,et al.
High-speed FPGA-based implementations of a Genetic Algorithm
,
2009,
2009 International Symposium on Systems, Architectures, Modeling, and Simulation.
[4]
Jeff Mason,et al.
Invited Paper: Enhanced Architectures, Design Methodologies and CAD Tools for Dynamic Reconfiguration of Xilinx FPGAs
,
2006,
2006 International Conference on Field Programmable Logic and Applications.
[5]
Wayne Luk,et al.
Modelling and optimising run-time reconfigurable systems
,
1996,
1996 Proceedings IEEE Symposium on FPGAs for Custom Computing Machines.
[6]
Scott Hauck,et al.
Configuration prefetch for single context reconfigurable coprocessors
,
1998,
FPGA '98.