Design of a transistor-mismatch-insensitive switched-current memory cell
暂无分享,去创建一个
In this paper, we present a new and efficient switched-current memory cell consisting of six MOS transistors. A charge re-adjusting procedure is implemented in the memory cell to ensure an acceptable processing accuracy. Functionally, the current memory is insensitive to transistor parameter mismatch. The cell is currently under fabrication using 1.5-/spl mu/m p-well single-poly technology with an area of about 50/spl times/25 /spl mu/m/sup 2/. Applications of the proposed memory cell for the design of a multi-purpose analog signal processing operator are also discussed.
[1] P. Gray,et al. A completely monolithic sample/hold amplifier using compatible bipolar and silicon-gate FET devices , 1974 .
[2] Eric A. Vittoz,et al. Very accurate dynamic current mirrors , 1989 .
[3] P. R. Gray,et al. A complete monolithic sample/hold amplifier , 1974 .
[4] Yannis Tsividis,et al. Current copier cells , 1988 .