Relaxing Conflict Between Read Stability and Writability in 6T SRAM Cell Using Asymmetric Transistors
暂无分享,去创建一个
[1] Kaushik Roy,et al. Asymmetric halo CMOSFET to reduce static power dissipation with improved performance , 2005 .
[2] E. Seevinck,et al. Static-noise margin analysis of MOS SRAM cells , 1987 .
[3] Hyungsoon Shin,et al. An 0.1-/spl mu/m asymmetric halo by large-angle-tilt implant (AHLATI) MOSFET for high performance and reliability , 1999 .
[4] Manfred Horstmann,et al. Opportunities and Challenges in Asymmetric Device Implementation , 2004 .
[5] Jan M. Rabaey,et al. Digital Integrated Circuits: A Design Perspective , 1995 .
[6] D. Greenlaw,et al. Implementation and optimization of asymmetric transistors in advanced SOI CMOS technologies for high performance microprocessors , 2008, 2008 IEEE International Electron Devices Meeting.
[7] M. Bohr,et al. Asymmetric source/drain extension transistor structure for high performance sub-50 nm gate length CMOS devices , 2001, 2001 Symposium on VLSI Technology. Digest of Technical Papers (IEEE Cat. No.01 CH37184).
[8] S. Kosonocky,et al. Fluctuation limits & scaling opportunities for CMOS SRAM cells , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[9] Seiki Ogura,et al. A new asymmetrical halo source GOLD drain (HS-GOLD) deep sub-half-micrometer n-MOSFET design for reliability and performance , 1989 .