Systolic Random Number Generation for Genetic Algorithms

A parallel hardware random number generator for use with a VLSI genetic algorithm processing device is proposed. The design uses an systolic array of mixed congruential random number generators. The generators are constantly reseeded with the outputs of the proceeding generators to avoid signiicant biasing of the randomness of the array which would result in longer times for the algorithm to converge to a solution.