A new cell-based performance metric for novel CMOS device architectures

This paper introduces, for the first time, a method for assessing the impact of CMOS technology choices on dynamic system level performance. The method is applied to the evaluation of five different device architectures, which include bulk, FDSOI, and multi-gate devices. Timing and power information at the standard cell level is extracted for each of the devices and used to simulate their performance embedded within a cell array of 230,400 cells.

[1]  Muzammil Iqbal,et al.  Stochastic wire length sampling for cycle time estimation , 2002, SLIP '02.

[2]  P. Christie,et al.  A differential equation for placement analysis , 2001, IEEE Trans. Very Large Scale Integr. Syst..

[3]  Sharad Malik,et al.  Statistical timing analysis of combinational logic circuits , 1993, IEEE Trans. Very Large Scale Integr. Syst..