Modeling timing constraints for automatic generation of embedded test instruments

This paper describes a new method to model timing constraints for the generation of basic control functions for embedded test instruments in the area of structural testing of printed circuit boards. It describes how the timing information is extracted from data sheets, modeled in a domain specific language and processed to obtain the shortest possible test time for the automatically generated embedded test instrument. The generated hardware description of the test instrument is supplied as a co-processor to an embedded test-processor. This enables the processor to access the devices-under-test with correct and optimal timing, to speed up the test process and to allow at-speed testing.

[1]  Raimund Ubar,et al.  Fast extended test access via JTAG and FPGAs , 2009, 2009 International Test Conference.

[2]  Sergei Devadze,et al.  Embedded synthetic instruments for Board-Level testing , 2012, 2012 17th IEEE European Test Symposium (ETS).

[3]  Heinz-Dietrich Wuttke,et al.  A new approach for adaptive failure diagnostics based on emulation test , 2010, 2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010).

[4]  Artur Jutman,et al.  At-speed on-chip diagnosis of board-level interconnect faults , 2004, Proceedings. Ninth IEEE European Test Symposium, 2004. ETS 2004..

[5]  Rajeev Alur,et al.  Timed Automata , 1999, CAV.

[6]  Heinz-Dietrich Wuttke,et al.  Adaptive Test System to Improve PCB Testing in the Automotive Industry , 2013 .

[7]  Sergei Devadze,et al.  FPGA-based synthetic instrumentation for board test , 2012, 2012 IEEE International Test Conference.

[8]  Rajeev Alur,et al.  A Theory of Timed Automata , 1994, Theor. Comput. Sci..

[9]  Sungju Park,et al.  A new IEEE 1149.1 boundary scan design for the detection of delay defects , 2000, DATE '00.