Modeling timing constraints for automatic generation of embedded test instruments
暂无分享,去创建一个
[1] Raimund Ubar,et al. Fast extended test access via JTAG and FPGAs , 2009, 2009 International Test Conference.
[2] Sergei Devadze,et al. Embedded synthetic instruments for Board-Level testing , 2012, 2012 17th IEEE European Test Symposium (ETS).
[3] Heinz-Dietrich Wuttke,et al. A new approach for adaptive failure diagnostics based on emulation test , 2010, 2010 Design, Automation & Test in Europe Conference & Exhibition (DATE 2010).
[4] Artur Jutman,et al. At-speed on-chip diagnosis of board-level interconnect faults , 2004, Proceedings. Ninth IEEE European Test Symposium, 2004. ETS 2004..
[5] Rajeev Alur,et al. Timed Automata , 1999, CAV.
[6] Heinz-Dietrich Wuttke,et al. Adaptive Test System to Improve PCB Testing in the Automotive Industry , 2013 .
[7] Sergei Devadze,et al. FPGA-based synthetic instrumentation for board test , 2012, 2012 IEEE International Test Conference.
[8] Rajeev Alur,et al. A Theory of Timed Automata , 1994, Theor. Comput. Sci..
[9] Sungju Park,et al. A new IEEE 1149.1 boundary scan design for the detection of delay defects , 2000, DATE '00.