Low-power logic synthesis algorithm using multiple partitioning under delay constraints
暂无分享,去创建一个
A synthesis algorithm is proposed for the design of a low power combinational circuit under delay constraints. The algorithm partitions a given circuit into several subcircuits, such that only one selected subcircuit is activated at a time, hence reducing unnecessary signal transitions. Experimental results show that the proposed algorithm is efficient for designing low power CMOS digital circuits.
[1] Sun-Young Hwang,et al. Partitioning-based algorithm for synthesis of low-power combinational circuits , 1996 .
[2] Kernel based precomputation scheme for the design of low power combinational circuits , 1996 .
[3] Lester Ingber,et al. Adaptive simulated annealing (ASA): Lessons learned , 2000, ArXiv.