Minimum logic of guaranteed single soft error resilience based on group distance-two code
暂无分享,去创建一个
[1] Michael D. Ciletti,et al. Advanced Digital Design with the Verilog HDL , 2010 .
[2] Shohaib Aboobacker. RAZOR: circuit-level correction of timing errors for low-power operation , 2011 .
[3] Steve Golson,et al. State Machine Design Techniques for Verilog and VHDL , 1998 .
[4] D. B. Armstrong. A general method of applying error correction to synchronous digital systems , 1961 .
[5] P. Cochat,et al. Et al , 2008, Archives de pediatrie : organe officiel de la Societe francaise de pediatrie.
[6] Clifford E. Cummings. The Fundamentals of Efficient Synthesizable Finite State Machine Design using NC-Verilog and BuildGates , 2002 .
[7] Niraj K. Jha,et al. Design and synthesis of self-checking VLSI circuits , 1993, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[8] Naresh R. Shanbhag,et al. Sequential Element Design With Built-In Soft Error Resilience , 2006, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[9] Vitaly Ocheretny,et al. New Methods of Concurrent Checking , 2008 .
[10] Paolo A. Aseron,et al. A 45 nm Resilient Microprocessor Core for Dynamic Variation Tolerance , 2011, IEEE Journal of Solid-State Circuits.
[11] James E. Smith,et al. Strongly Fault Secure Logic Networks , 1978, IEEE Transactions on Computers.
[12] Thomas J. Brosnan,et al. Modular Error Detection for Bit-Serial Multiplication , 1988, IEEE Trans. Computers.