Prototyping of low-cost wafer level packages

WLP with various design configurations is fast becoming a common package for high performance applications. Besides large-die or embedded WLPs in System-in-Package, technology development in the industry also focuses on cost-effective WLP with acceptable level of functional and reliability performances, suitable for low-pin-count or small-die applications. Nepes is developing a series of low-cost wafer level packages (LCWLPs) to address the cost and technology demands. This paper will focus on prototyping of a non-UBM LCWLP with RDL, to be used as a baseline for relative cost, functional and reliability performances comparison with conventional WLPs and future LCWLPs of the same die sizes and ball layout. Previously, simulations were performed to confirm good electrical, mechanical (warpage and thermal cycling) and thermal performances of LCWLP. Here, process development is carried out to fabricate prototype of LCWLP. Several process issues are successfully resolved. Subsequently, LCWLP is qualified under package level reliability tests, including multi-reflow, solder shear/pull tests, pressure cooker test (PCT), and high temperature storage (HTS) test. After package level qualification, effort will be spent on board level tests. Here, board level drop test simulations are conducted for 3 different sizes of LCWLP. They are shown to have reasonable drop test performance, comparable to typical BGAs.

[1]  Yi-Shao Lai,et al.  Advances in Wafer Level Packaging (WLP) , 2010, Microelectron. Reliab..

[2]  Xuejun Fan,et al.  Design and Reliability in Wafer Level Packaging , 2008, 2008 10th Electronics Packaging Technology Conference.

[3]  A. Syed,et al.  ADVANCES IN WLCSP TECHNOLOGIES FOR GROWING MARKET NEEDS , 2010 .

[4]  Jong Heon Kim,et al.  Development of low-cost wafer level package through integrated design and simulation analysis , 2011, 2011 12th International Conference on Electronic Packaging Technology and High Density Packaging.

[5]  Q. Han,et al.  Design and optimization of thermo-mechanical reliability in wafer level packaging , 2010, Microelectron. Reliab..

[6]  Glen Siew,et al.  Electrical simulation and measurement of IPD with multilayer thin film technology for WLP , 2011, 2011 12th International Conference on Electronic Packaging Technology and High Density Packaging.

[7]  Tong Yan,et al.  INTEGRATED TESTING, MODELING AND FAILURE ANALYSIS OF CSP Nl FOR ENHANCED BOARD LEVEL RELIABILITY , 2010 .

[8]  Ahmer Syed,et al.  Design for board trace reliability of WLCSP under drop test , 2009, EuroSimE 2009 - 10th International Conference on Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems.

[9]  R. Anderson,et al.  Advanced Analysis of WLCSP Copper Interconnect Reliability under Board Level Drop Test , 2008, 2008 10th Electronics Packaging Technology Conference.

[10]  Zhaowei Zhong,et al.  Design for enhanced solder joint reliability of integrated passives device under board level drop test and thermal cycling test , 2003, Proceedings of the 5th Electronics Packaging Technology Conference (EPTC 2003).

[11]  Glen Siew,et al.  Effect of ground plane design for WLP with signal integrity modeling and analysis , 2010, 2010 IEEE Electrical Design of Advanced Package & Systems Symposium.