A Configurable IP for Mode Decision of H.264/AVC Encoder

In this paper, we present a configurable IP for the mode decision in intra predictor of H.264 system. The parallel architecture with three computational cores is proposed by using configurable structure to process YUV pixels, where the number of pixel parallelism is 10 in the output. A commonly hardware is used to computed various coding modes by arranging an efficient schedule for YUV Plane modes computing. The configurable circuit is controlled with multiplex to compute mode parameters to reduce the hardware cost. The luminance with 4times4 and 16x16 block mode and chrominance with 8times8 block mode can be finished during 256 cycles for one MB coding. The throughput rate is about 4~5 times compared to the previous works, and the proposed architecture can meet the speed requirement for 1920*1080/50 Hz HDTV encoder.

[1]  Tian-Sheuan Chang,et al.  A High-Definition H.264/AVC Intra-Frame Codec IP for Digital Video and Still Camera Applications , 2006, IEEE Transactions on Circuits and Systems for Video Technology.

[2]  Jar-Ferr Yang,et al.  Enhanced Intra-4$,times,$4 Mode Decision for H.264/AVC Coders , 2006, IEEE Transactions on Circuits and Systems for Video Technology.

[3]  Liang-Gee Chen,et al.  Analysis, fast algorithm, and VLSI architecture design for H.264/AVC intra frame coder , 2005, IEEE Transactions on Circuits and Systems for Video Technology.

[4]  Susanto Rahardja,et al.  Fast mode decision algorithm for intraprediction in H.264/AVC video coding , 2005, IEEE Transactions on Circuits and Systems for Video Technology.

[5]  Yongdong Zhang,et al.  Fast 4*4 intra-prediction mode selection for H.264 , 2004, ICME.