SRAM cell with asymmetric pass-gate nMOSFETs for embedded memory applications
暂无分享,去创建一个
Xi Wang | Jing Chen | He Weiwei | Jiexin Luo | Zhan Chai
[1] W. Dehaene,et al. Read Stability and Write-Ability Analysis of SRAM Cells for Nanometer Technologies , 2006, IEEE Journal of Solid-State Circuits.
[2] Ken Takeuchi,et al. A 6T-SRAM With a Post-Process Electron Injection Scheme That Pinpoints and Simultaneously Repairs Disturb Fails for 57% Less Read Delay and 31% Less Read Energy , 2013, IEEE Journal of Solid-State Circuits.
[3] Saibal Mukhopadhyay,et al. Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits , 2003, Proc. IEEE.
[4] M.C. Kim,et al. Nonvolatile-Memory Characteristics of $\hbox{AlO}^{-}$ -Implanted $\hbox{Al}_{2}\hbox{O}_{3}$ , 2009, IEEE Electron Device Letters.
[5] Babak Falsafi,et al. A case for asymmetric-cell cache memories , 2005, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[6] E. Seevinck,et al. Static-noise margin analysis of MOS SRAM cells , 1987 .