Design of High-Speed Power-Efficient MOS Current-Mode Logic Frequency Dividers
暂无分享,去创建一个
[1] B. Razavi,et al. A 2.6-GHz/5.2-GHz frequency synthesizer in 0.4-/spl mu/m CMOS technology , 2000, 1999 Symposium on VLSI Circuits. Digest of Papers (IEEE Cat. No.99CH36326).
[2] B. Razavi. Monolithic phase-locked loops and clock recovery circuits : theory and design , 1996 .
[3] Tetsuo Endoh,et al. 0.18- μm CMOS 10-Gb/s multiplexer/demultiplexer ICs using current mode logic with tolerance to threshold voltage fluctuation , 2001, IEEE J. Solid State Circuits.
[4] Chih-Ming Hung,et al. Fully integrated 5.35-GHz CMOS VCOs and prescalers , 2000 .
[5] Thomas H. Lee,et al. The Design of CMOS Radio-Frequency Integrated Circuits: RF CIRCUITS THROUGH THE AGES , 2003 .
[6] David J. Allstot,et al. Synthesis techniques for CMOS folded source-coupled logic circuits , 1992 .
[7] Massimo Alioto,et al. Model and Design of Bipolar and MOS Current-Mode Logic: CML, ECL and SCL Digital Circuits , 1991 .
[8] Massimo Alioto,et al. Design strategies for source coupled logic gates , 2003 .
[9] Asad A. Abidi. RF CMOS come of age , 2003 .
[10] Sayfe Kiaei,et al. CMOS source-coupled logic for mixed-mode VLSI , 1990, IEEE International Symposium on Circuits and Systems.