Optimizing DSP circuits by a new family of arithmetic operators
暂无分享,去创建一个
[1] J. M. Pierre Langlois,et al. Enhanced Precision Analysis for Accuracy-Aware Bit-Width Optimization Using Affine Arithmetic , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[2] Peter Y. K. Cheung,et al. Optimal combined word-length allocation and architectural synthesis of digital signal processing circuits , 2006, IEEE Transactions on Circuits and Systems II: Express Briefs.
[3] Seehyun Kim,et al. Fixed-point error analysis and word length optimization of 8×8 IDCT architectures , 1998, IEEE Trans. Circuits Syst. Video Technol..
[4] Wonyong Sung,et al. Simulation-based word-length optimization method for fixed-point digital signal processing systems , 1995, IEEE Trans. Signal Process..
[5] Wonyong Sung,et al. Combined word-length optimization and high-level synthesis ofdigital signal processing systems , 2001, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..
[6] David Novo,et al. Quantization mode opportunities in fixed-point system design , 2010, 2010 18th European Signal Processing Conference.
[7] O. Sarbishei,et al. Analytical Optimization of Bit-Widths in Fixed-Point LTI Systems , 2012, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[8] O. Sarbishei,et al. On the Fixed-Point Accuracy Analysis and Optimization of Polynomial Specifications , 2013, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[9] Tapio Saramäki,et al. FRM-Based FIR Filters With Optimum Finite Word-Length Performance , 2007, IEEE Transactions on Signal Processing.