Timing Analysis of an Optically Differential Reconfigurable Gate Array for Dynamically Reconfigurable Processors
暂无分享,去创建一个
High-speed reconfigurable processors incorporating a reconfigurable memory and microprocessor array into a chip have been developed [1]. Such devices use a context-switching method. Their internal reconfigurable memory includes reconfiguration contexts of 16 banks. One bank includes a reconfiguration context used for ALUs that can be changed to others on a clock in nanoseconds. These devices have achieved rapid calculation capability using quick reconfiguration. Nevertheless, a problem remains: increasing the amount of internal memory is very difficult while maintaining gate density. An Optical Differential Reconfigurable Gate Array (ODRGA) has been developed to realize both rapid reconfiguration capability and high gate density [2]. ODRGA consists of gate-array VLSI, an external optical memory, and laser light sources. This paper presents timing analysis results for reconfiguration and the execution of ODRGA of when it is used for a dynamically reconfigurable processor. This study obtained both experimental results and HSPICE simulation results.
[1] Minoru Watanabe,et al. An optically differential reconfigurable gate array with a dynamic reconfiguration circuit , 2003, Proceedings International Parallel and Distributed Processing Symposium.