A 1.8V 6-bit 1GS/s 60mW CMOS folding/interpolation ADC using folder reduction circuit and auto switching encoder

In this paper, CMOS analog-to-digital converter (ADC) with a 6-bit 1 GS/s at 1.8 V is described. The architecture of the proposed ADC is based on a folding type ADC using resistive interpolation technique for low power consumption. To reduce the power consumption, a folder reduction technique to decrease the number of folding blocks (NFB) by half of the conventional ones is proposed. Further, a novel layout technique is introduced for compact area. With the clock speed of 1 GS/s, the ADC achieves an effective resolution bandwidth (ERBW) of 200 MHz, while consuming only 60 mW, of power. The measured INL and DNL were within plusmn0.5 LSB, plusmn 0.7 LSB, respectively. The measured SNDR, was 33.82 dB, when the fin=100 MHz at Fs=500 MHz. The active chip occupies an area of 0.27 mm2 in 0.18 mum CMOS technology.

[1]  Raf Roovers,et al.  A 12 bit, 50 MSample/s Cascaded Folding & Interpolating ADC , 1997 .

[2]  Minkyu Song,et al.  Design of a 1.8V 6-bit 100MSPS 5mW CMOS A/D Converter with Low Power Folding-Interpolation Techniques , 2006, 2006 Proceedings of the 32nd European Solid-State Circuits Conference.

[3]  D.J. Allstot,et al.  CMOS folding ADCs with current-mode interpolation , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.

[4]  Asad A. Abidi,et al.  Signal folding in A/D converters , 2004, IEEE Transactions on Circuits and Systems I: Regular Papers.

[5]  R. van de Grift,et al.  An 8-bit video ADC incorporating folding and interpolation techniques , 1987 .

[6]  R. Roovers,et al.  A 12 b 50 M sample/s cascaded folding and interpolating ADC , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[7]  Ardie G. W. Venes,et al.  An 80-MHz, 80-mW, 8-b CMOS folding A/D converter with distributed track-and-hold preprocessing , 1996 .