Nonvolatile logic-in-memory array processor in 90nm MTJ/MOS achieving 75% leakage reduction using cycle-based power gating
暂无分享,去创建一个
Daisuke Suzuki | Shoji Ikeda | Tetsuo Endoh | Takahiro Hanyu | Hiroaki Honjo | Keizo Kinoshita | Masanori Natsui | Hideo Ohno | Sadahiko Miura | Yukihide Tsuji | Ryusuke Nebashi | Noboru Sakimura | Tadahiko Sugibayashi | Ayuka Morioka | H. Ohno | T. Endoh | D. Suzuki | S. Ikeda | S. Miura | H. Honjo | K. Kinoshita | T. Hanyu | M. Natsui | R. Nebashi | N. Sakimura | T. Sugibayashi | A. Morioka | Y. Tsuji
[1] Shoji Ikeda,et al. Standby-Power-Free Compact Ternary Content-Addressable Memory Cell Chip Using Magnetic Tunnel Junction Devices , 2009 .
[2] Yu-Nan Pan,et al. High Efficiency Architecture Design of Real-Time QFHD for H.264/AVC Fast Block Motion Estimation , 2011, IEEE Transactions on Circuits and Systems for Video Technology.
[3] Abbas El Gamal,et al. Nonvolatile 3D-FPGA with monolithically stacked RRAM-based configuration memory , 2012, 2012 IEEE International Solid-State Circuits Conference.
[4] Hiroki Koike,et al. High-speed simulator including accurate MTJ models for spintronics integrated circuit design , 2012, 2012 IEEE International Symposium on Circuits and Systems.
[5] H. Ohno,et al. Magnetic Tunnel Junctions for Spintronic Memories and Beyond , 2007, IEEE Transactions on Electron Devices.
[6] Seong-Ook Jung,et al. A Magnetic Tunnel Junction Based Zero Standby Leakage Current Retention Flip-Flop , 2012, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.