An efficient DAC and interstage gain error calibration technique for multi-bit pipelined ADCs
暂无分享,去创建一个
[1] I. Galton,et al. A digitally enhanced 1.8 V 15 b 40 MS/s CMOS pipelined ADC , 2004, 2004 IEEE International Solid-State Circuits Conference (IEEE Cat. No.04CH37519).
[2] David A. Johns,et al. An 11-bit 45MS/s pipelined ADC with rapid calibration of DAC errors in a multi-bit pipeline stage , 2007, ESSCIRC.
[3] Ian Galton. Digital cancellation of D/A converter noise in pipelined A/D converters , 2000 .
[4] D.A. Johns,et al. An 11-Bit 45 MS/s Pipelined ADC With Rapid Calibration of DAC Errors in a Multibit Pipeline Stage , 2007, IEEE Journal of Solid-State Circuits.
[5] I. Galton,et al. A digitally enhanced 1.8-V 15-bit 40-MSample/s CMOS pipelined ADC , 2004, IEEE Journal of Solid-State Circuits.
[6] Ian Galton,et al. Gain error correction technique for pipelined analogue-to-digital converters , 2000 .
[7] Ian Galton,et al. Digital Background Correction of Harmonic Distortion in Pipelined ADCs , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.
[8] S. H. Lewis,et al. A pipelined 5-Msample/s 9-bit analog-to-digital converter , 1987 .