Analysis and characterization of device variations in an LSI chip using an integrated device matrix array
暂无分享,去创建一个
[1] H. Masuda,et al. Development of a large-scale TEG for evaluation and analysis of yield and variation , 2004, IEEE Transactions on Semiconductor Manufacturing.
[2] F. Krummenacher,et al. A high density integrated test matrix of MOS transistors for matching study , 1998, ICMTS 1998. Proceedings of 1998 International Conference on Microelectronic Test Structures (Cat. No.98CH36157).
[3] Toshimasa Matsuoka,et al. Test structure for precise statistical characteristics measurement of MOSFETs , 2002, Proceedings of the 2002 International Conference on Microelectronic Test Structures, 2002. ICMTS 2002..
[4] K.L.M. van der Klauw,et al. Self-multiplexing force-sense test structures for (MOS) IC applications , 1990, International Conference on Microelectronic Test Structures.
[5] Martin G. Buehler,et al. The inverter matrix: a vehicle for assessing process quality through inverter parameter analysis of variance , 1990, Proceedings of the 1991 International Conference on Microelectronic Test Structures.
[6] Duane S. Boning,et al. Analysis and decomposition of spatial variation in integrated circuit processes and devices , 1997 .
[7] Kunihiro Asada,et al. Test structure for direct extraction of capacitance matrix in VLSI , 1999, ICMTS 1999. Proceedings of 1999 International Conference on Microelectronic Test Structures (Cat. No.99CH36307).
[8] S. Ohkawa,et al. Analysis and characterization of device variations in an LSI chip using an integrated device matrix array , 2004 .
[9] Masayuki Miyazaki,et al. Quantitative Study of an SA-Vt CMOS Circuit : Evaluation of Fluctuation in Device and Circuit Performance , 2000 .
[10] R. Lefferts,et al. An integrated test chip for the complete characterization and monitoring of a 0.25/spl mu/m CMOS technology that fits into five scribe line structures 150/spl mu/m by 5000/spl mu/m , 2003, International Conference on Microelectronic Test Structures, 2003..
[11] Anthony J. Walton,et al. The use of a digital multiplexer to reduce process control chip pad count , 1992, ICMTS 92 Proceedings of the 1992 International Conference on Microelectronic Test Structures.
[12] H. Sayah,et al. Linewidth and step resistance distribution measurements using an addressable array , 1990, International Conference on Microelectronic Test Structures.
[13] J.C. Chen,et al. An on-chip, interconnect capacitance characterization method with sub-femto-farad resolution , 1997, 1997 IEEE International Conference on Microelectronic Test Structures Proceedings.