The Implementation of an Amplitude-Locked Loop for Digital Communication Chip Design

The purpose of a communication system is to transmit an information-bearing message signal through a channel that separates a transmitter from a receiver. The modulated carrier is often induced and interfered with by various noise sources. The co-channel separation system is a demodulation process function that operates at the same carrier modulation system. Here, we adopted the field-programmable gate array (FPGA) design platform configuration to develop, implement and achieve co-channel separation for an amplitude-locked loop demodulation chip-design digital system with additive white Gaussian noise interference. In this paper, the compact reconfigurable I/O built-in FPGA chip system is integrated and applied to obtain the cross-field relevant integration function for communication and chip-design system via programming in a graphical language. Additionally, the FPGA chip-design system runs all of the program code in hardware and provides high reliability and determinism. This cross-field ideal is adopted to save time and reduce complexity in the design development of a custom circuitry system. The FPGA chip-design system described in this paper is also used to achieve a digital communication chip prototype design model, followed by presentation of the steps necessary for building and program verification. The communication and chip-design concept may provide very useful physical applications for the industry.

[1]  Robert Oshana Robert Oshana DSP Software Development Techniques for Embedded and Real-Time Systems ( Embedded Technology ) Category : DSPs , .

[2]  Nasser Kehtarnavaz,et al.  Digital Signal Processing System Design: LabVIEW-Based Hybrid Programming , 2008 .

[3]  Joseph Jean Boutros,et al.  Forward error correction of FSK alphabets for noncoherent transmissions over AWGN channel , 2000, IEEE Communications Letters.

[4]  Tom J. Moir,et al.  Analysis of an amplitude-locked loop , 1995 .

[5]  Gwo-Jia Jong,et al.  The performance of the amplitude-locked loop with cochannel interference , 1998, IECON '98. Proceedings of the 24th Annual Conference of the IEEE Industrial Electronics Society (Cat. No.98CH36200).

[6]  Theodore S. Rappaport,et al.  Wireless communications - principles and practice , 1996 .

[7]  K. Feher,et al.  The impact of delay spread on multilevel FM systems in a Rayleigh fading, CCI and AWGN environment , 1992, [1992 Proceedings] Vehicular Technology Society 42nd VTS Conference - Frontiers of Technology.

[8]  Roland E. Best Phase-locked loops : design, simulation, and applications , 2003 .

[9]  Woon-Seng Gan,et al.  Digital Signal Processors: Architectures, Implementations, and Applications , 2004 .

[10]  Simon Haykin,et al.  Communication Systems , 1978 .

[11]  Tom J. Moir,et al.  Improvement of FM demodulator with cochannel FM interference , 1999 .

[12]  Gwo-Jia Jong,et al.  THE IMPROVEMENT OF ALL-DIGITAL AMPLITUDE-LOCKED LOOP SEPARATION ANALYSIS COMBINED MIMO SYSTEM , 2010 .