A Counter-based Read Circuit Tolerant to Process Variation for 0.4-V Operating STT-MRAM
暂无分享,去创建一个
Koji Yanagida | Shusuke Yoshimoto | Shintaro Izumi | Masahiko Yoshimoto | Hiroshi Kawaguchi | Youhei Umeki | Koji Tsunoda | Toshihiro Sugii
[1] S. Bournat,et al. Thermal Select MRAM with a 2-bit Cell Capability for beyond 65 nm Technology Node , 2006, 2006 International Electron Devices Meeting.
[2] T. Sugii,et al. Demonstration of non-volatile working memory through interface engineering in STT-MRAM , 2012, 2012 Symposium on VLSI Technology (VLSIT).
[3] Shoji Ikeda,et al. 2Mb Spin-Transfer Torque RAM (SPRAM) with Bit-by-Bit Bidirectional Current Write and Parallelizing-Direction Current Read , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[4] N. Sakimura,et al. MRAM Cell Technology for Over 500-MHz SoC , 2007, IEEE Journal of Solid-State Circuits.
[5] S. Tehrani. Status and Outlook of MRAM Memory Technology (Invited) , 2006, 2006 International Electron Devices Meeting.
[6] M. Hosomi,et al. A novel nonvolatile memory with spin torque transfer magnetization switching: spin-ram , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..
[7] N. Sakimura,et al. MRAM Cell Technology for Over 500MHz SoC , 2006, 2006 Symposium on VLSI Circuits, 2006. Digest of Technical Papers..