A Counter-based Read Circuit Tolerant to Process Variation for 0.4-V Operating STT-MRAM

The capacity of embedded memory on LSIs has kept increasing. It is important to reduce the leakage power of embedded memory for low-power LSIs. In fact, the ITRS predicts that the leakage power in embedded memory will account for 40% of all power consumption by 2024 [1]. A spin transfer torque magneto-resistance random access memory (STT-MRAM) is promising for use as non-volatile memory to reduce the leakage power. It is useful because it can function at low voltages and has a lifetime of over 1016 write cycles [2]. In addition, the STT-MRAM technology has a smaller bit cell than an SRAM. Making the STT-MRAM is suitable for use in high-density products [3–7]. The STT-MRAM uses magnetic tunnel junction (MTJ). The MTJ has two states: a parallel state and an anti-parallel state. These states mean that the magnetization direction of the MTJ’s layers are the same or different. The directions pair determines the MTJ’s magneto- resistance value. The states of MTJ can be changed by the current flowing. The MTJ resistance becomes low in the parallel state and high in the anti-parallel state. The MTJ potentially operates at less than 0.4 V [8]. In other hands, it is difficult to design peripheral circuitry for an STT-MRAM array at such a low voltage. In this paper, we propose a counter-based read circuit that functions at 0.4 V, which is tolerant of process variation and temperature fluctuation.

[1]  S. Bournat,et al.  Thermal Select MRAM with a 2-bit Cell Capability for beyond 65 nm Technology Node , 2006, 2006 International Electron Devices Meeting.

[2]  T. Sugii,et al.  Demonstration of non-volatile working memory through interface engineering in STT-MRAM , 2012, 2012 Symposium on VLSI Technology (VLSIT).

[3]  Shoji Ikeda,et al.  2Mb Spin-Transfer Torque RAM (SPRAM) with Bit-by-Bit Bidirectional Current Write and Parallelizing-Direction Current Read , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[4]  N. Sakimura,et al.  MRAM Cell Technology for Over 500-MHz SoC , 2007, IEEE Journal of Solid-State Circuits.

[5]  S. Tehrani Status and Outlook of MRAM Memory Technology (Invited) , 2006, 2006 International Electron Devices Meeting.

[6]  M. Hosomi,et al.  A novel nonvolatile memory with spin torque transfer magnetization switching: spin-ram , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[7]  N. Sakimura,et al.  MRAM Cell Technology for Over 500MHz SoC , 2006, 2006 Symposium on VLSI Circuits, 2006. Digest of Technical Papers..