A 50 MHz–6 GHz, 2 × 2 MIMO, reconfigurable architecture, software-defined radio in 130nm CMOS

A monolithic 50 MHz-6 GHz software-defined radio transceiver with two transmit (TX) and two receive (RX) channels to support 2 × 2 MIMO is implemented in 130nm CMOS. The transmitter's and receiver's frequency translation modes are reconfigurable to direct conversion or dual up-down conversion, featuring an on chip Q-enhanced 3 GHz 6-pole Chebyshev IF BPF in the dual conversion mode. The chip also includes two independent integrated wide-band frequency synthesizers for TX and RX paths to support Frequency Division Duplex (FDD) radios. Each frequency synthesizer has an integrated 50 MHz Direct Digital Synthesis (DDS) based reference into an integer-N PLL with integrated 3-tank VCOs, integrated loop-filter, and a zero-spur phase-frequency detector, to achieve low-spur and high resolution, simultaneously. The radio has >0 dBm TXP-1dB and >70 dB RX blocker tolerance (in-band and out of band) with <; 900 mW worst case total power consumption per transceiver channel.

[1]  R. Salvi,et al.  A 100 MHz 2.5 GHz Direct Conversion CMOS Transceiver for SDR Applications , 2007, 2007 IEEE Radio Frequency Integrated Circuits (RFIC) Symposium.

[2]  Andrea Baschirotto,et al.  A Fully Reconfigurable Software-Defined Radio Transceiver in 0.13μm CMOS , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.

[3]  Jonathan Borremans,et al.  A 5 mm$^{2}$ 40 nm LP CMOS Transceiver for a Software-Defined Radio Platform , 2010, IEEE Journal of Solid-State Circuits.

[4]  Hossein Hashemi,et al.  A 0.5-to-3 GHz software-defined radio receiver using sample domain signal processing , 2013, 2013 IEEE Radio Frequency Integrated Circuits Symposium (RFIC).