Speed, power, area, and latency tradeoffs in adaptive FIR filtering for PRML read channels
暂无分享,去创建一个
[1] L. E. Thon,et al. A 240 MHz 8-trap programmable FIR filter for disk-drive read channels , 1995, Proceedings ISSCC '95 - International Solid-State Circuits Conference.
[2] Soo-Won Kim,et al. A high speed, low power 8-tap digital FIR filter for PRML disk-drive read channels , 1997, Proceedings of the 23rd European Solid-State Circuits Conference.
[3] Robert Bogdan Staszewski,et al. Top-down simulation methodology of a 500 MHz mixed-signal magnetic recording read channel using stan , 1999 .
[4] Jacques C. Rudell,et al. A 50 MHz eight-tap adaptive equalizer for partial-response channels , 1995 .
[5] Roy D. Cideciyan,et al. A PRML System for Digital Magnetic Recording , 1992, IEEE J. Sel. Areas Commun..
[6] David Moloney,et al. Low-power 200-Msps, area-efficient, five-tap programmable FIR filter [in BiCMOS] , 1998 .
[7] Hisashi Kobayashi,et al. Application of partial-response channel coding to magnetic recording systems , 1970 .
[8] K. Muhammad,et al. A 550-MSample/s 8-Tap FIR digital filter for magnetic recording read channels , 2000, IEEE Journal of Solid-State Circuits.