A novel pipelined multiplier for high-speed DSP applications

This paper presents a design of 8-bit /spl times/ 8-bit unsigned multiplier for high-speed digital signal processing (DSP) applications. High-speed is achieved by a new architecture implementing the earlier multiplication technique (Khatibzadeh et al., 2005) in conventional register pipelining at the bit level. The multiplier is designed employing 0.18-/spl mu/m CMOS process. HSPICE simulation results indicate that the proposed design performs multiplication rates up to 6 GHz under the supply voltage of 1.8V or 3.3 GHz under 1.4 V with about 25% times less power consumption. The comparison with Baugh-Wooley multiplier with same topology of the common elements shows that the multiplier consumes only 63% of the power of Baugh-Wooley multiplier with 40% reduction in latency.

[1]  E. Abu-Shama,et al.  A new cell for low power adders , 1996, 1996 IEEE International Symposium on Circuits and Systems. Circuits and Systems Connecting the World. ISCAS 96.

[2]  Christer Svensson,et al.  A unified single-phase clocking scheme for VLSI systems , 1990 .

[3]  Mohamed I. Elmasry,et al.  Circuit techniques for CMOS low-power high-performance multipliers , 1996 .

[4]  K. Raahemifar,et al.  A study and comparison of full adder cells based on the standard static CMOS logic , 2004, Canadian Conference on Electrical and Computer Engineering 2004 (IEEE Cat. No.04CH37513).

[5]  Jinn-Shyan Wang A new true-single-phase-clocked double-edge-triggered flip-flop for low-power VLSI designs , 1997, Proceedings of 1997 IEEE International Symposium on Circuits and Systems. Circuits and Systems in the Information Age ISCAS '97.

[6]  Vladimir Stojanovic,et al.  Comparative analysis of master-slave latches and flip-flops for high-performance and low-power systems , 1999, IEEE J. Solid State Circuits.

[7]  Tarek Darwish,et al.  Performance analysis of low-power 1-bit CMOS full adder cells , 2002, IEEE Trans. Very Large Scale Integr. Syst..