A Modified Twin Precision Multiplier with 2D Bypassing Technique

This paper presents a twin precision multiplier with modified 2-D bypass Logic. The multiplier can perform one 8-bit multiplication or two 4-bit multiplications. The multiplier structure is modified by adding a 2-dimensional modified bypassing logic resulting in reduction in dynamic power as well the delay. Simulation results indicate that with a marginal increase in area, the proposed twin precision multiplier achieves an improvement of 25.5% in delay and up to 29% reduction of power-delay product when compared to existing designs.

[1]  Massoud Pedram,et al.  Precomputation-based guarding for dynamic and leakage power reduction , 2003, Proceedings 21st International Conference on Computer Design.

[2]  Hoi-Jun Yoo,et al.  A 145µW 8×8 parallel multiplier based on optimized bypassing architecture , 2011, 2011 IEEE International Symposium of Circuits and Systems (ISCAS).

[3]  Koji Inoue,et al.  Multiplier energy reduction through bypassing of partial products , 2002, Asia-Pacific Conference on Circuits and Systems.

[4]  P. SaiPhaneendra,et al.  A Prefix Based Reconfigurable Adder , 2011, 2011 IEEE Computer Society Annual Symposium on VLSI.

[5]  Magnus Själander,et al.  An efficient twin-precision multiplier , 2004, IEEE International Conference on Computer Design: VLSI in Computers and Processors, 2004. ICCD 2004. Proceedings..

[6]  John S. Thompson,et al.  A novel coefficient ordering based low power pipelined radix-4 FFT processor for wireless LAN applications , 2003, IEEE Trans. Consumer Electron..

[7]  Sying-Jyan Wang,et al.  Low-power parallel multiplier with column bypassing , 2005 .