Accurate estimation of total leakage in nanometer-scale bulk CMOS circuits based on device geometry and doping profile

Dramatic increase of subthreshold, gate and reverse biased junction band-to-band-tunneling (BTBT) leakage in scaled devices results in the drastic increase of total leakage power in a logic circuit. In this paper, a methodology for accurate estimation of the total leakage in a logic circuit based on the compact modeling of the different leakage current in nanoscaled bulk CMOS devices has been developed. Current models have been developed based on the device geometry, two-dimensional doping profile, and operating temperature. A circuit-level model of junction BTBT leakage has been developed. Simple models of the subthreshold current and the gate current have been presented. Also, the impact of quantum mechanical behavior of substrate electrons, on the circuit leakage has been analyzed. Using the compact current model, a transistor has been modeled as a sum of current sources (SCS). The SCS transistor model has been used to estimate the total leakage in simple logic gates and complex logic circuits (designed with transistors of 25-nm effective length) at room and elevated temperatures.

[1]  K. Y. Lim,et al.  A general approach to compact threshold voltage formulation based on 2D numerical simulation and experimental correlation for deep-submicron ULSI technology development [CMOS] , 2000 .

[2]  Richard B. Brown,et al.  Efficient techniques for gate leakage estimation , 2003, ISLPED '03.

[3]  Zou Xiao Threshold Voltage Model for Deep-Submicrometer MOSFET's , 2005 .

[4]  Saibal Mukhopadhyay,et al.  Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits , 2003, Proc. IEEE.

[5]  C. Hu,et al.  Threshold voltage model for deep-submicrometer MOSFETs , 1993 .

[6]  K. Roy,et al.  Accurate modeling of transistor stacks to effectively reduce total standby leakage in nano-scale CMOS circuits , 2003, 2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408).

[7]  Kaushik Roy,et al.  Intrinsic leakage in deep submicron CMOS ICs-measurement-based test solutions , 2000, IEEE Trans. Very Large Scale Integr. Syst..

[8]  C. Hu,et al.  BSIM4 gate leakage model including source-drain partition , 2000, International Electron Devices Meeting 2000. Technical Digest. IEDM (Cat. No.00CH37138).

[9]  Robert F. Pierret,et al.  Semiconductor device fundamentals , 1996 .

[10]  Wen-Tsong Shiue Leakage power estimation and minimization in VLSI circuits , 2001, ISCAS 2001. The 2001 IEEE International Symposium on Circuits and Systems (Cat. No.01CH37196).

[11]  R. Pierret,et al.  Advanced semiconductor fundamentals , 1987 .

[12]  Dimitri A. Antoniadis,et al.  Two-dimensional doping profile characterization of MOSFETs by inverse modeling using I-V characteristics in the subthreshold region , 1999 .

[13]  Mark C. Johnson,et al.  Estimation of standby leakage power in CMOS circuits considering accurate modeling of transistor stacks , 1998, ISLPED '98.

[14]  Kaushik Roy,et al.  Gate leakage reduction for scaled devices using transistor stacking , 2003, IEEE Trans. Very Large Scale Integr. Syst..