Direct performance-driven placement of mismatch-sensitive analog circuits
暂无分享,去创建一个
A new approach towards performance-driven placement of analog integrated circuits is presented. The performance specifications directly drive the layout tools without intermediate parasitic constraints. A simulated-annealing algorithm is used to drive an initial solution to a placement that respects the circuit's performance specifications. During each iteration, the layout-induced performance degradation is calculated from the geometrical properties of the intermediate solution. The placement tool handles symmetry constraints, circuit loading effects and device mismatches. The feasibility of the approach is demonstrated with a practical circuit example.<<ETX>>
[1] E. Charbon,et al. Generalized constraint generation for analog circuit design , 1993, Proceedings of 1993 International Conference on Computer Aided Design (ICCAD).
[2] M.J.M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .
[3] Rob A. Rutenbar,et al. KOAN/ANAGRAM II: new tools for device-level analog placement and routing , 1991 .
[4] Marcel J. M. Pelgrom,et al. Matching properties of MOS transistors , 1989 .