Bit-Error Rate Estimation for Bang-Bang Clock and Data Recovery Circuit in High-Speed Serial Links
暂无分享,去创建一个
[1] Behzad Razavi. Designing BangBang PLLs for Clock and Data Recovery in Serial Data Transmission Systems , 2003 .
[2] N. K. James. Cycle-domain simulator for phase-locked loops , 2000, 2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390).
[3] R. Walker. Designing Bang-Bang PLLs for Clock and Data Recovery in Serial Data Transmission Systems , .
[4] Yongming Cai,et al. Digital serial communication device testing and its implications on automatic test equipment architecture , 2000, Proceedings International Test Conference 2000 (IEEE Cat. No.00CH37159).
[5] M. Li,et al. Paradigm shift for jitter and noise in design and test > Gb/s communication systems (an invited paper for ICCD 2003) , 2003, Proceedings 21st International Conference on Computer Design.
[6] Kwang-Ting Cheng,et al. Jitter spectral extraction for multi-gigahertz signal , 2004 .
[7] B. Razavi,et al. Analysis and modeling of bang-bang clock and data recovery circuits , 2004, IEEE Journal of Solid-State Circuits.
[8] Kwang-Ting Cheng,et al. Bit-Error-Rate Estimation for High-Speed Serial Links , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.
[9] Deog-Kyoon Jeong,et al. Jitter transfer analysis of tracked oversampling techniques for multigigabit clock and data recovery , 2003 .
[10] Yi Cai,et al. Jitter testing for multi-Gigabit backplane SerDes - techniques to decompose and combine various types of jitter , 2002, Proceedings. International Test Conference.