Bit-Error Rate Estimation for Bang-Bang Clock and Data Recovery Circuit in High-Speed Serial Links

Clock and data recovery (CDR) circuits incorporating a bang-bang (BB) phase detector have been widely adopted in high-speed serial links due to their advantages in high speed implementations. However, the heavily non-linear nature of the BB phase detector makes the analysis of the CDR loop difficult. In this paper, we propose a new technique for accurate and efficient estimation of the bit- error rate (BER) for BB CDR circuits. The technique estimates the BER based on the spectral information of jitter and the jitter transfer characteristics of the BB CDR circuit. It eliminates the conventional BER measurement process and, thus, substantially accelerates the jitter tolerance test. In addition, this technique offers insights into the behavior of the non-linear CDR loop and the contribution of the jitter to the BER. We present simulation results that demonstrate the potential usefulness of the method.

[1]  Behzad Razavi Designing BangBang PLLs for Clock and Data Recovery in Serial Data Transmission Systems , 2003 .

[2]  N. K. James Cycle-domain simulator for phase-locked loops , 2000, 2000 Southwest Symposium on Mixed-Signal Design (Cat. No.00EX390).

[3]  R. Walker Designing Bang-Bang PLLs for Clock and Data Recovery in Serial Data Transmission Systems , .

[4]  Yongming Cai,et al.  Digital serial communication device testing and its implications on automatic test equipment architecture , 2000, Proceedings International Test Conference 2000 (IEEE Cat. No.00CH37159).

[5]  M. Li,et al.  Paradigm shift for jitter and noise in design and test > Gb/s communication systems (an invited paper for ICCD 2003) , 2003, Proceedings 21st International Conference on Computer Design.

[6]  Kwang-Ting Cheng,et al.  Jitter spectral extraction for multi-gigahertz signal , 2004 .

[7]  B. Razavi,et al.  Analysis and modeling of bang-bang clock and data recovery circuits , 2004, IEEE Journal of Solid-State Circuits.

[8]  Kwang-Ting Cheng,et al.  Bit-Error-Rate Estimation for High-Speed Serial Links , 2006, IEEE Transactions on Circuits and Systems I: Regular Papers.

[9]  Deog-Kyoon Jeong,et al.  Jitter transfer analysis of tracked oversampling techniques for multigigabit clock and data recovery , 2003 .

[10]  Yi Cai,et al.  Jitter testing for multi-Gigabit backplane SerDes - techniques to decompose and combine various types of jitter , 2002, Proceedings. International Test Conference.