Reliable router architecture with elastic buffer for NoC architecture

Router is the basic building block of the interconnection network. In this paper, new router architecture with elastic buffer is proposed which is reliable and also has less area and power consumption. The proposed router architecture is based on new error detection mechanisms appropriate for dynamic NoC architectures. It considers data packet error detection, correction and also routing errors. The uniqueness of the reliable router architecture is to focus on finding error sources accurately. This technique differentiates permanent and transient errors and also protects diagonal availabilities. Input and output buffers in router architectures are replaced by elastic buffers. Routers spend considerable area and power for router buffer. In this paper the proposed router architecture replaces FIFO buffers with the elastic buffers in order to reduce area, and power consumption and also to have better performance.

[1]  Jürgen Teich,et al.  DyNoC: A dynamic infrastructure for communication in dynamically reconfugurable devices , 2005, International Conference on Field Programmable Logic and Applications, 2005..

[2]  Partha Pratim Pande,et al.  On-line fault detection and location for NoC interconnects , 2006, 12th IEEE International On-Line Testing Symposium (IOLTS'06).

[3]  Yang Cao,et al.  Fault-tolerant routing algorithm for network-on-chip based on dynamic XY routing , 2009, Wuhan University Journal of Natural Sciences.

[4]  Wang Lie,et al.  Dynamic Partial Reconfiguration in FPGAs , 2009, 2009 Third International Symposium on Intelligent Information Technology Application.

[5]  Fabrice Monteiro,et al.  Smart Reliable Network-on-Chip , 2014, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[6]  George Michelogiannakis,et al.  Elastic-buffer flow control for on-chip networks , 2009, 2009 IEEE 15th International Symposium on High Performance Computer Architecture.

[7]  Chrysostomos Nicopoulos,et al.  ElastiStore: An elastic buffer architecture for Network-on-Chip routers , 2014, 2014 Design, Automation & Test in Europe Conference & Exhibition (DATE).

[8]  George Michelogiannakis,et al.  Elastic Buffer Flow Control for On-Chip Networks , 2013, IEEE Transactions on Computers.