An Efficient Two-Phase ILP-Based Algorithm for Precise CMOS RFIC Layout Generation

With advancing process technologies and booming Internet of Things markets, millimeter-wave CMOS RFICs have evolved rapidly and been widely applied in recent years. The performance of CMOS RFICs is very sensitive to the chip layout, and a tiny variation of the microstrip length can cause a large impact to the circuit performance. This results in a time-consuming tuning process including much simulation effort for chip design, which becomes the major bottleneck for time to market. This paper introduces a progressive integer-linear-programming-based method consisting of two phases: 1) global layout generation and 2) iterative validation. In the global layout generation phase, we focus on the most critical constraints such as layout planarity and device connection relations to determine the topology of the final design. This provides a basis for constructing the accurate model in the iterative validation phase. The layouts generated by applying our method can satisfy very stringent routing requirements of microstrip lines, including spacing/noncrossing rules, precise length, and bend number minimization, within a given layout area. The resulting RFIC layouts excel in both performance and area with much fewer bends compared with the simulation-tuning based manual layout, while the layout generation time is significantly reduced from weeks to a few minutes.

[1]  Tan Yan,et al.  BSG-Route: a length-matching router for general topology , 2008, ICCAD 2008.

[2]  Ulf Schlichtmann,et al.  Post-route alleviation of dense meander segments in high-performance printed circuit boards , 2013, 2013 IEEE/ACM International Conference on Computer-Aided Design (ICCAD).

[3]  Ulf Schlichtmann,et al.  ILP-Based Alleviation of Dense Meander Segments With Prioritized Shifting and Progressive Fixing in PCB Routing , 2015, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.

[4]  Yao-Wen Chang,et al.  Coupling-aware length-ratio-matching routing for capacitor arrays in analog integrated circuits , 2013, 2013 50th ACM/EDAC/IEEE Design Automation Conference (DAC).

[5]  Rob A. Rutenbar,et al.  Device-level early floorplanning algorithms for RF circuits , 1999, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..

[6]  W. Heinrich,et al.  Model of thin-film microstrip line for circuit design , 2001 .

[7]  Muhammet Mustafa Ozdal,et al.  Exact route matching algorithms for analog and mixed signal integrated circuits , 2009, 2009 IEEE/ACM International Conference on Computer-Aided Design - Digest of Technical Papers.

[8]  Yoji Kajitani,et al.  Equidistance routing in high-speed VLSI layout design , 2004, GLSVLSI '04.

[9]  Sung Kyu Lim,et al.  Fast Layout Generation of RF Embedded Passive Circuits Using Mathematical Programming , 2012, IEEE Transactions on Components, Packaging and Manufacturing Technology.

[10]  Ulf Schlichtmann,et al.  Novel CMOS RFIC layout generation with concurrent device placement and fixed-length microstrip routing , 2016, 2016 53nd ACM/EDAC/IEEE Design Automation Conference (DAC).

[11]  Huei Wang,et al.  A Miniature V-band 3-Stage Cascode LNA in 0.13/spl mu/m CMOS , 2006, 2006 IEEE International Solid State Circuits Conference - Digest of Technical Papers.

[12]  Chul Woo Byeon,et al.  A 67-mW 10.7-Gb/s 60-GHz OOK CMOS Transceiver for Short-Range Wireless Communications , 2013, IEEE Transactions on Microwave Theory and Techniques.

[13]  Corrado Carta,et al.  Millimeter-Wave Low-Noise Amplifier Design in 28-nm Low-Power Digital CMOS , 2015, IEEE Transactions on Microwave Theory and Techniques.