Fan-Out Wafer and Panel Level Packaging as Packaging Platform for Heterogeneous Integration

Fan-out wafer level packaging (FOWLP) is one of the latest packaging trends in microelectronics. Besides technology developments towards heterogeneous integration, including multiple die packaging, passive component integration in packages and redistribution layers or package-on-package approaches, larger substrate formats are also targeted. Manufacturing is currently done on a wafer level of up to 12”/300 mm and 330 mm respectively. For a higher productivity and, consequently, lower costs, larger form factors are introduced. Instead of following the wafer level roadmaps to 450 mm, panel level packaging (PLP) might be the next big step. Both technology approaches offer a lot of opportunities as high miniaturization and are well suited for heterogeneous integration. Hence, FOWLP and PLP are well suited for the packaging of a highly miniaturized energy harvester system consisting of a piezo-based harvester, a power management unit and a supercapacitor for energy storage. In this study, the FOWLP and PLP approaches have been chosen for an application-specific integrated circuit (ASIC) package development with integrated SMD (surface mount device) capacitors. The process developments and the successful overall proof of concept for the packaging approach have been done on a 200 mm wafer size. In a second step, the technology was scaled up to a 457 × 305 mm2 panel size using the same materials, equipment and process flow, demonstrating the low cost and large area capabilities of the approach.

[1]  Douglas Yu,et al.  InFO (Wafer Level Integrated Fan-Out) Technology , 2016, 2016 IEEE 66th Electronic Components and Technology Conference (ECTC).

[2]  Klaus-Dieter Lang,et al.  Recent Developments in Panel Level Packaging , 2018, 2018 International Wafer Level Packaging Conference (IWLPC).

[3]  R. Aschenbrenner,et al.  Panel Level Packaging - A View Along the Process Chain , 2018, 2018 IEEE 68th Electronic Components and Technology Conference (ECTC).

[4]  B. Keser,et al.  The Redistributed Chip Package: A Breakthrough for Advanced Packaging , 2007, 2007 Proceedings 57th Electronic Components and Technology Conference.

[5]  Kevin Huang,et al.  Fine line fan out package on panel level , 2017, 2017 International Conference on Electronics Packaging (ICEP).

[6]  Veikko Lindroos,et al.  Handbook of Silicon Based MEMS Materials and Technologies , 2020 .

[7]  R. Hagen,et al.  Embedded Wafer Level Ball Grid Array (eWLB) , 2008, 2008 10th Electronics Packaging Technology Conference.

[8]  John H. Lau,et al.  Fan-Out Wafer-Level Packaging , 2018 .

[9]  Klaus-Dieter Lang,et al.  Potential and challenges of fan-out panel level packaging , 2016, 2016 IEEE CPMT Symposium Japan (ICSJ).

[10]  J. Bauer,et al.  Large area compression molding for Fan-out Panel Level Packing , 2015, 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).

[11]  Beth Keser,et al.  Advances in Embedded and Fan‐Out Wafer‐Level Packaging Technologies , 2020 .