12-bit hybrid C2C DAC based SAR ADC with floating voltage shield
暂无分享,去创建一个
[1] L.T. Clark,et al. Experimentally Measured Input Referred Voltage Offsets and Kickback Noise in RHBD Analog Comparator Arrays , 2007, IEEE Transactions on Nuclear Science.
[2] S. Gambini,et al. Low-Power Successive Approximation Converter With 0.5 V Supply in 90 nm CMOS , 2007, IEEE Journal of Solid-State Circuits.
[3] Pascal Andreas Meinerzhagen,et al. Design of a 12-bit low-power SAR A/D Converter for a Neurochip , 2008 .
[4] Christer Svensson,et al. A 10-bit 5MS/s successive approximation ADC cell in 1.2μm CMOS , 1993, ESSCIRC '93: Nineteenth European Solid-State Circuits Conference.
[5] Amit Prabhakar,et al. C-2C ladder-based D/A converters for PCM codecs , 1987 .
[6] Lin Cong,et al. A new charge redistribution D/A and A/D converter technique - pseudo C-2C ladder , 2000, Proceedings of the 43rd IEEE Midwest Symposium on Circuits and Systems (Cat.No.CH37144).
[7] C. Svensson,et al. A 10-bit 5-MS/s successive approximation ADC cell used in a 70-MS/s ADC array in 1.2-μm CMOS , 1994, IEEE J. Solid State Circuits.
[8] T. O. Anderson,et al. Optimum Control Logic for Successive Approximation Analog-to-Digital Converters , 1972 .