A Very High Throughput Deblocking Filter for H.264/AVC

This paper presents a novel hardware architecture for the real-time high-throughput implementation of the adaptive deblocking filtering process specified by the H.264/AVC video coding standard. A parallel filtering order of six units is proposed according to the H.264/AVC standard. With a parallel filtering order (fully compliant with H.264/AVC) and a dedicated data arrangement in local memory banks, the proposed architecture can process filtering operations for one macroblock with less filtering cycles than previously proposed approaches. Whereas, filtering efficiency is improved due to a novel computation scheduling and a dedicated architecture composed of six filtering cores. It can be used either into the decoder or the encoder as a hardware accelerator for the processor or can be embedded into a full-hardware codec. This developed Intellectual Property block-based on the proposed architecture supports multiple and high definition processing flows in real time. While working at clock frequency of 150 MHz, synthesized under 65 nm low power and low voltage CMOS standard cell technology, it easily meets the throughput requirements for 4 k video at 30 fps of all the levels in H.264/AVC video coding standard and consumes 25.08 Kgates.

[1]  Kuan-Hung Chen 48 cycles-per-macro block deblocking filter accelerator for high-resolution H.264/AVC decoding , 2010, IET Circuits Devices Syst..

[2]  Chung-Ho Chen,et al.  Configurable VLSI Architecture for Deblocking Filter in H.264/AVC , 2008, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[3]  Iain E.G,et al.  H.264 and MPEG 4 video , 2009 .

[4]  Youn-Long Lin,et al.  A Two-Result-per-Cycle Deblocking Filter Architecture for QFHD H.264/AVC Decoder , 2009, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.

[5]  Hu WEI,et al.  Parallel processing architecture of H.264 adaptive deblocking filters , 2009 .

[6]  Iain E. G. Richardson,et al.  H.264 and MPEG-4 Video Compression: Video Coding for Next-Generation Multimedia , 2003 .

[7]  Ashraf A. Kassim,et al.  A pipelined hardware implementation of in-loop deblocking filter in H.264/AVC , 2006, IEEE Transactions on Consumer Electronics.

[8]  Huang Yan,et al.  An Efficient Architecture for Deblocking Filter in H.264/AVC , 2009, 2009 Fifth International Conference on Intelligent Information Hiding and Multimedia Signal Processing.

[9]  Oliver Chiu-sing Choy,et al.  A Five-Stage Pipeline, 204 Cycles/MB, Single-Port SRAM-Based Deblocking Filter for H.264/AVC , 2008, IEEE Transactions on Circuits and Systems for Video Technology.

[10]  Gustavo Marrero Callicó,et al.  An Efficient Double-Filter Hardware Architecture for H.264/AVC Deblocking Filtering , 2008, IEEE Transactions on Consumer Electronics.

[11]  Jiun-In Guo,et al.  A high throughput in-loop de-blocking filter supporting H.264/AVC BP/MP/HP video coding , 2008, APCCAS 2008 - 2008 IEEE Asia Pacific Conference on Circuits and Systems.

[12]  Faouzi Kossentini,et al.  H.264/AVC baseline profile decoder complexity analysis , 2003, IEEE Trans. Circuits Syst. Video Technol..

[13]  Ajay Luthra,et al.  Overview of the H.264/AVC video coding standard , 2003, IEEE Trans. Circuits Syst. Video Technol..