Integrating cache coherence protocols for heterogeneous multiprocessor system. Part 2
暂无分享,去创建一个
In this second part of this two-part article, we present two examples of integrating heterogeneous processors and show the limitation of integrating processors without native support for cache coherence. Finally, we discuss the Verilog simulation results of applying our techniques to actual heterogeneous multiprocessor platforms. Experiments with actual heterogeneous multiprocessor platforms on a shared-bus measure the effectiveness of two cache coherence techniques. This integration approach, snoop-hit buffer, and the accompanying region-based cache coherence approach yield significant speedups compared to a pure software solution.
[1] B. Cordan. An efficient bus architecture for system-on-chip design , 1999, Proceedings of the IEEE 1999 Custom Integrated Circuits Conference (Cat. No.99CH36327).
[2] Hsien-Hsin S. Lee,et al. Integrating cache coherence protocols for heterogeneous multiprocessor systems. 1 , 2004, IEEE Micro.