A new self-aligned well-isolation technique for CMOS devices
暂无分享,去创建一个
[1] H. Momose,et al. Improved Modeling of CMOS Latch-Up and VLSI Implications , 1982, 1982 Symposium on VLSI Technology. Digest of Technical Papers.
[2] D. K. Nichols,et al. Latchup in CMOS Integrated Circuits , 1985 .
[3] J.S.T. Huang,et al. A trench-isolated submicrometer CMOS technology , 1985, IEEE Transactions on Electron Devices.
[4] K. Evans-Lutterodt,et al. The step coverage of undoped and phosphorus‐doped SiO2 glass films , 1983 .
[5] A New Preferential Etch for Defects in Silicon Crystals , 1977 .
[6] S. Morimoto,et al. High-speed latchup-free 0.5-µm-channel CMOS using self-aligned TiSi2and deep-trench isolation technologies , 1983, 1983 International Electron Devices Meeting.
[7] W. D. Grobman,et al. Proximity Correction Enhancements for 1-µm Dense Circuits , 1980, IBM J. Res. Dev..