A robust array architecture for a capacitorless MISS tunnel-diode memory

With the aim of applying a MISS tunnel-diode cell to a high-density RAM, we studied its problems and developed three circuit techniques to solve them. The first, a hierarchical bit-line structure increases the number of memory cells in a bit-line and reduces the number of sense amplifiers. The second, a twin-dummy-cell technique generates a proper reference signal to discriminate read currents. The third, a standby-voltage control scheme reduces background currents and suppresses the degeneration of the signal current. These techniques enable a high-density RAM to use the capacitorless MISS-diode memory cell, whose effective cell area is 6F/sup 2/ (F: minimum feature size). The third technique increases the signal current from 0.25 to 0.85 compared to the original one.

[1]  A. Sheikholeslami,et al.  A survey of circuit innovations in ferroelectric random-access memories , 2000, Proceedings of the IEEE.

[2]  Mike Killian,et al.  A 33-ns 64-Mb DRAM with Master-Wordline Architecture , 1992, ESSCIRC '92: Eighteenth European Solid-State Circuits conference.

[3]  E. S. Daniel,et al.  A transistorless-current-mode static RAM architecture , 1998, IEEE J. Solid State Circuits.