Decomposition strategies for self-aligned double patterning
暂无分享,去创建一个
Yunfei Deng | Harry J. Levinson | Huixiong Dai | Jason Sweis | Yuansheng Ma | Christopher Dennis Bencher | Jason P. Cain | Jongwook Kye | Yongmei Chen
[1] Huixiong Dai,et al. Gridded design rule scaling: taking the CPU toward the 16nm node , 2009, Advanced Lithography.
[2] Huixiong Dai,et al. Alignment and overlay improvements for 3x nm and beyond process with CVD sidewall spacer double patterning , 2009, Advanced Lithography.
[3] Vincent Wiaux,et al. Application challenges with double patterning technology (DPT) beyond 45 nm , 2006, SPIE Photomask Technology.
[4] Michael C. Smayling,et al. APF pitch-halving for 22nm logic cells using gridded design rules , 2008, SPIE Advanced Lithography.
[5] Ping Xu,et al. Demonstration of 32nm half-pitch electrical testable NAND FLASH patterns using self-aligned double patterning , 2009, Advanced Lithography.
[6] Huixiong Dai,et al. Implementing self-aligned double patterning on non-gridded design layouts , 2009, Advanced Lithography.