Enabling resonant clock distribution with scaled on-chip magnetic inductors

Resonant clock distribution with distributed LC oscillators is promising to reducing clock power and jitter noise. Yet the difficulty in the integration of on-chip inductors still limits its application in practice. This paper resolves such a key issue with sub-50 µm magnetic inductors, which are fully compatible with the CMOS process. These inductors leverage soft magnetic coils to achieve inductances up to 4nH, Q-factor of 3 at 1 GHz with a device diameter of only 30–50 µm, resulting in area savings of nearly 100X as compared to conventional design. The latency and noise performance of the resonant clock network is demonstrated to be comparable to those using conventional inductors without soft magnetic materials. In addition, inductors with integrated magnetic materials significantly reduce mutual coupling and eddy current loss in the power grid below the clock network. These design advantages enable high density of on-chip distributed oscillators, providing better phase averaging, lower power and superior noise characteristics as compared to traditional buffer-tree based clock network.

[1]  C. Patrick Yue,et al.  Tunable on-chip inductors up to 5 GHz using patterned permalloy laminations , 2005, IEEE InternationalElectron Devices Meeting, 2005. IEDM Technical Digest..

[2]  T. Rahal-Arabi,et al.  On-die droop detector for analog sensing of power supply noise , 2003, 2003 Symposium on VLSI Circuits. Digest of Technical Papers (IEEE Cat. No.03CH37408).

[3]  C. Lai,et al.  Exchange-Coupled IrMn/CoFe Mulitlayers for RF-Integrated Inductors , 2007, IEEE Transactions on Magnetics.

[4]  S. Lipa,et al.  Rotary traveling-wave oscillator arrays: a new clock technology , 2001 .

[5]  A. Alvandpour,et al.  Jitter Characteristic in Charge Recovery Resonant Clock Distribution , 2007, IEEE Journal of Solid-State Circuits.

[6]  K.L. Shepard,et al.  Distributed Differential Oscillators for Global Clock Networks , 2006, IEEE Journal of Solid-State Circuits.

[7]  Pong-Fei Lu,et al.  Physical design of a fourth-generation POWER GHz microprocessor , 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177).

[8]  Peter Hazucha,et al.  Integrated on-chip inductors using magnetic material (invited) , 2008 .

[9]  Tian-Ling Ren,et al.  On-Chip Integrated Inductors with Ferrite Thin-films for RF IC , 2006, 2006 International Electron Devices Meeting.

[10]  T. Rahal-Arabi,et al.  On-die droop detector for analog sensing of power supply noise , 2004, IEEE Journal of Solid-State Circuits.

[11]  Kenneth L. Shepard,et al.  Design of resonant global clock distributions , 2003, Proceedings 21st International Conference on Computer Design.

[12]  Brian K. Flachs,et al.  A Resonant Global Clock Distribution for the Cell Broadband Engine Processor , 2009, IEEE Journal of Solid-State Circuits.

[13]  K.L. Shepard,et al.  Uniform-phase uniform-amplitude resonant-load global clock distributions , 2005, IEEE Journal of Solid-State Circuits.

[14]  Frank O'Mahony,et al.  A 10-GHz global clock distribution using coupled standing-wave oscillators , 2003 .