Low-power array architectures for motion estimation
暂无分享,去创建一个
[1] T Koga,et al. MOTION COMPENSATED INTER-FRAME CODING FOR VIDEO CONFERENCING , 1981 .
[2] Kenneth Y. Yun,et al. A low-power VLSI architecture for full-search block-matching motion estimation , 1998, IEEE Trans. Circuits Syst. Video Technol..
[3] Konstantinos Konstantinides,et al. Image and Video Compression Standards: Algorithms and Architectures , 1997 .
[4] Keshab K. Parhi. Low-Power Multimedia DSP Systems , 1997 .
[5] Konstantinos Konstantinides,et al. Low-complexity algorithm and architecture for block-based motion estimation via one-bit transforms , 1996, 1996 IEEE International Conference on Acoustics, Speech, and Signal Processing Conference Proceedings.
[6] S. Kung,et al. VLSI Array processors , 1985, IEEE ASSP Magazine.
[7] Peter Pirsch,et al. VLSI architectures for video compression-a survey , 1995, Proc. IEEE.
[8] Leonel Sousa,et al. On the Development of a Video CODEC for Low Bitrate Communication in General Purpose Computers , 1999, Applied Informatics.
[9] Leonel Sousa. Applying conditional processing to design low-power array processors for motion estimation , 1999, Proceedings 1999 International Conference on Image Processing (Cat. 99CH36348).