Design strategies for the final adder in a parallel multiplier
暂无分享,去创建一个
[1] Vojin G. Oklobdzija,et al. Some optimal schemes for ALU implementation in VLSI technology , 1985, 1985 IEEE 7th Symposium on Computer Arithmetic (ARITH).
[2] Vojin G. Oklobdzija,et al. On Implementing Addition in VLSI Technology , 1988, J. Parallel Distributed Comput..
[3] Vojin G. Oklobdzija,et al. Improved CLA scheme with optimized delay , 1991, J. VLSI Signal Process..
[4] Vojin G. Oklobdzija,et al. Delay Optimization of Carry-Skip Adders and Block Carry-Lookahead Adders Using Multidimensional Dynamic Programming , 1992, IEEE Trans. Computers.
[5] Vojin G. Oklobdzija. Design and analysis of fast carry-propagate adder under non-equal input signal arrival profile , 1994, Proceedings of 1994 28th Asilomar Conference on Signals, Systems and Computers.
[6] R. Ravi,et al. Design strategies for optimal multiplier circuits , 1995, Proceedings of the 12th Symposium on Computer Arithmetic.
[7] Vojin G. Oklobdzija,et al. Improving multiplier design by using improved column compression tree and optimized final adder in CMOS technology , 1995, IEEE Trans. Very Large Scale Integr. Syst..
[8] Vojin G. Oklobdzija,et al. A Method for Speed Optimized Partial Product Reduction and Generation of Fast Parallel Multipliers Using an Algorithmic Approach , 1996, IEEE Trans. Computers.