Accurate thermal noise model for deep-submicron CMOS

Extensive measurements of drain current thermal noise are presented for 3 different CMOS technologies and for gate lengths ranging from 2 /spl mu/m down to 0.17 /spl mu/m. Using a surface-potential-based compact MOS model with improved descriptions of carrier mobility and velocity saturation, all the experimental results can be described accurately without invoking carrier heating effects or introducing additional parameters.

[1]  P. Klein,et al.  An analytical thermal noise model of deep submicron MOSFET's , 1999, IEEE Electron Device Letters.

[2]  A. Ziel Noise in solid state devices and circuits , 1986 .

[3]  R. van Langevelde,et al.  Accurate drain conductance modeling for distortion analysis in MOSFETs , 1997, International Electron Devices Meeting. IEDM Technical Digest.

[4]  A.A. Abidi,et al.  High-frequency noise measurements on FET's with small dimensions , 1986, IEEE Transactions on Electron Devices.