Accurate ADC testing with significantly relaxed instrumentation including large cumulative jitter

Spectral testing and linearity testing are two important categories in ADC testing. The sampling clock quality is a crucial factor in ADC spectral testing. The cumulative clock jitter of the sampling clock generates power leakage in the fundamental component of the ADC output spectrum, and the random clock jitter increases the noise floor of the ADC output spectrum, which corrupts the spectrum result of the ADC. This paper proposes a new algorithm to accurately estimate the ADC specifications despite sampling clock jitter. The ADC output sequence is divided into small segments. Each segment is paired with another one, such that their initial phases match with each other the best. By analyzing the difference of each segment pair, the noise power is separated from clock jitter and is estimated accurately. In each segment, by removing the estimated local cumulative jitter, the leakage due to cumulative clock jitter is removed, correct harmonic and non-harmonic spur information is obtained. Simulation and measurement results comparing with the standard test methods corroborated the accuracy and robustness of the new solution. This method significantly relaxed the stringent test requirements on high precision sampling clock and dramatically reduced the test cost and complexity, which offers potential for low cost on-chip testing.

[1]  Degang Chen,et al.  Fast & accurate algorithm for jitter test with a single frequency test signal , 2011, 2011 IEEE INTERNATIONAL CONFERENCE ON ELECTRO/INFORMATION TECHNOLOGY.

[2]  Kcstcr The Data Conversion Handbook , 2007 .

[3]  Nicola Da Dalt Effect of jitter on asynchronous sampling with finite number of samples , 2004, IEEE Transactions on Circuits and Systems II: Express Briefs.

[4]  Steven Orey,et al.  Sample Functions of the $N$-Parameter Wiener Process , 1973 .

[5]  Takahiro J. Yamaguchi,et al.  A robust method for identifying a deterministic jitter model in a total jitter distribution , 2009, 2009 International Test Conference.

[6]  Ali H. Sayed,et al.  Sampling clock jitter estimation and compensation in ADC circuits , 2010, Proceedings of 2010 IEEE International Symposium on Circuits and Systems.

[7]  Francisco André Corrêa Alegria,et al.  IEEE 1057 Jitter Test of Waveform Recorders , 2009, IEEE Transactions on Instrumentation and Measurement.

[8]  Walt Kester,et al.  The data conversion handbook , 2005 .

[9]  David A. Howe,et al.  Clock jitter estimation based on PM noise measurements , 2003, IEEE International Frequency Control Symposium and PDA Exhibition Jointly with the 17th European Frequency and Time Forum, 2003. Proceedings of the 2003.

[10]  S. S. Saad,et al.  The effects of accumulated timing jitter on some sine wave measurements , 1995 .

[11]  Ali H. Sayed,et al.  Clock jitter estimation in noise , 2011, 2011 IEEE International Symposium of Circuits and Systems (ISCAS).

[12]  Degang Chen,et al.  FIRE: A Fundamental Identification and Replacement Method for Accurate Spectral Test Without Requiring Coherency , 2013, IEEE Transactions on Instrumentation and Measurement.

[13]  Haruo Kobayashi,et al.  Sampling clock jitter effects in digital-to-analog converters , 2002 .

[14]  Degang Chen,et al.  Accurate Spectral Testing With Arbitrary Noncoherency in Sampling and Simultaneous Drifts in Amplitude and Frequency , 2017 .

[15]  Chauchin Su,et al.  BIST for Measuring Clock Jitter of Charge-Pump Phase-Locked Loops , 2008, IEEE Transactions on Instrumentation and Measurement.

[16]  Li Xu,et al.  A Comparative Study of State-of-the-Art High-Performance Spectral Test Methods , 2015, IEEE Design & Test.

[17]  Li Xu,et al.  Accurate and efficient method of jitter and noise separation and its application to ADC testing , 2014, 2014 IEEE 32nd VLSI Test Symposium (VTS).