Dark current and noise of 100nm thick silicon on sapphire CMOS lateral PIN photodiodes

We report on dark current measurements from lateral, 100nm thick, PIN photodiodes fabricated in the Peregrine Semiconductor, silicon on sapphire (SOS) CMOS technology. We compare interdigitated photodiode geometries with edgeless structures that do not have active device regions adjacent to LOCOS. We also compare two methods for device design. One employs a polysilicon gate to block the implant in the intrinsic region of the device while the second utilizes a specific mask layer in the technology called an SDBlock mask. Our results suggests that the dark current is primarily a function of the junction width. Furthermore, polysilicon gate devices have lower dark currents than SDBlock structures. Finally, we perform noise measurements and extract flicker noise parameters for the two methods and find that polysilicon gate structures have greater levels of flicker noise than SDblock devices

[1]  A. A. Abidi Automated system for the measurement of fluctuation phenomena in FETs , 1988 .

[2]  Eugenio Culurciello,et al.  Monolithic digital galvanic isolation buffer fabricated in silicon on sapphire CMOS , 2005 .

[3]  D. Flandre,et al.  Physical modelling and design of thin film SOI lateral PIN photodiodes for blue DVD-applications , 2004, 2004 IEEE International SOI Conference (IEEE Cat. No.04CH37573).

[4]  Alyssa B. Apsel,et al.  Thin film PIN photodiodes for optoelectronic silicon on sapphire CMOS , 2003, Proceedings of the 2003 International Symposium on Circuits and Systems, 2003. ISCAS '03..

[5]  Wen Wu,et al.  Backside-illuminated lateral PIN photodiode for CMOS image sensor on SOS substrate , 2005, IEEE Transactions on Electron Devices.

[6]  Eugenio Culurciello,et al.  Isolation charge pump fabricated in silicon on sapphire CMOS technology , 2005 .

[7]  Eugenio Culurciello,et al.  16/spl times/16 pixel silicon on sapphire CMOS digital pixel photosensor array , 2004 .

[8]  G. Lyons Commercial SOS technology for radiation-tolerant space applications , 1998, 1998 IEEE Radiation Effects Data Workshop. NSREC 98. Workshop Record. Held in conjunction with IEEE Nuclear and Space Radiation Effects Conference (Cat. No.98TH8385).

[9]  J. M. Rochelle,et al.  Flicker noise behavior of MOSFETs fabricated in 0.5 /spl mu/m fully depleted (FD) silicon-on-sapphire (SOS) CMOS in weak, moderate, and strong inversion , 2002 .

[10]  Alyssa B. Apsel,et al.  Silicon on sapphire CMOS for optoelectronic microsystems , 2001 .