Design of high speed low power multiplier using Reversible logic: A Vedic mathematical approach
暂无分享,去创建一个
[1] Muhammad Mahbubur Rahman,et al. Low Cost Quantum Realization of Reversible Multiplier Circuit , 2009 .
[2] Keivan Navi,et al. Novel Reversible Multiplier Circuit in Nanotechnology , 2008 .
[3] Pérès,et al. Reversible logic and quantum computers. , 1985, Physical review. A, General physics.
[4] R. Landauer,et al. Irreversibility and heat generation in the computing process , 1961, IBM J. Res. Dev..
[5] Charles H. Bennett,et al. Logical reversibility of computation , 1973 .
[6] Keivan Navi,et al. Design of a Novel Reversible Multiplier Circuit Using HNG Gate in Nanotechnology , 2008 .
[7] Rakshith Saligram. Design of Reversible Multipliers for Linear Filtering Applications in DSP , 2012, VLSIC 2012.
[8] T. Toffoli,et al. Conservative logic , 2002, Collision-Based Computing.
[9] S. Lloyd. Quantum-Mechanical Computers , 1995 .
[10] Hamid R. Arabnia,et al. A Reversible Version of 4 x 4 Bit Array Multiplier With Minimum Gates and Garbage Outputs , 2005, ESA.
[11] Rakshith Saligram,et al. Novel Code Converter Employing Reversible Logic , 2012 .
[12] Himanshu Thapliyal,et al. Novel Reversible Multiplier Architecture Using Reversible TSG Gate , 2006, IEEE International Conference on Computer Systems and Applications, 2006..
[13] V. Charishma,et al. Design of High Speed Vedic Multiplier using Vedic Mathematics Techniques , 2012 .