A low-power CMOS LNA using noise suppression and distortion cancellation techniques with inductive bandwidth extension
暂无分享,去创建一个
[1] Dimitri Linten,et al. An ESD-Protected DC-to-6GHz 9.7mW LNA in 90nm Digital CMOS , 2007, 2007 IEEE International Solid-State Circuits Conference. Digest of Technical Papers.
[2] Toru Nakura,et al. Stress-balance Flip-Flops for NBTI tolerant circuit based on Fine-Grain Redundancy , 2011, 2011 International SoC Design Conference.
[3] Wolfgang Müller,et al. Aspect enhanced functional coverage driven verification in the SystemC HDVL , 2011, 2011 International SoC Design Conference.
[4] Shen-Iuan Liu,et al. CMOS wideband amplifiers using multiple inductive-series peaking technique , 2005 .
[5] Kwyro Lee,et al. Highly linear receiver front-end adopting MOSFET transconductance linearization by multiple gated transistors , 2004, IEEE J. Solid State Circuits.
[6] R.W. Brodersen,et al. Design of a Sub-mW 960-MHz UWB CMOS LNA , 2006, IEEE Journal of Solid-State Circuits.
[7] Chin-Fu Li,et al. A noise-suppressed amplifier with a signal-nulled feedback for wideband applications , 2008, 2008 IEEE Asian Solid-State Circuits Conference.
[8] B. Nauta,et al. Wide-band CMOS low-noise amplifier exploiting thermal noise canceling , 2004, IEEE Journal of Solid-State Circuits.