Prevention of Cracking From RDL Stress and Dicing Defects in Glass Substrates

Glass substrates have outstanding electrical properties, tailorable coefficient of thermal expansion (CTE), high mechanical rigidity, availability in large and thin panel form, and smooth surface for fine line fabrication, and thus, have gained increased attention and interest in microelectronics industry since 2010. While thin glass packaging offers such a plethora of benefits, glass is a brittle material and thus is prone to failure when copper wiring and polymer layers are deposited on it. This experimental and theoretical work aims to understand the mechanics of glass cracking as a result of stress development from multilayer wiring, defect formation from panel dicing, and thermal cycling, then design a solution to prevent such cracks and demonstrate this solution. Dicing defects are simulated by adding a crack into the free edge of the glass and the energy available for crack propagation, G, is determined through a finite element based fracture mechanics approach. Moisture is well known to lower surface energy, resulting in a lower critical energy release rate for glass (GC) in the presence of moisture or water and, at the defect sizes measured, G reaches GC, indicating that the samples will crack while dicing in water. With thinner dielectric material, optimized dicing process, improved glass-polymer adhesion, and solder resist pullback, it is seen that glass cracking and glasspolymer delamination can be eliminated during dicing and subsequent thermal cycling.

[1]  M. Kanninen,et al.  A finite element calculation of stress intensity factors by a modified crack closure integral , 1977 .

[3]  Suresh K. Sitaraman,et al.  An integrated process modeling methodology and module for sequential multi-layered substrate fabrication using a coupled cure-thermal-stress analysis approach , 2000, ECTC 2000.

[4]  J. Rice A path-independent integral and the approximate analysis of strain , 1968 .

[5]  Energy release rate and phase angle of delamination in sandwich beams and symmetric adhesively bonded joints , 2009 .

[6]  John R. Rice,et al.  Some further results of J-integral analysis and estimates. , 1973 .

[7]  R. Brüning,et al.  Main Impact Factors on Internal Stress of Electroless Deposited Copper Films , 2015 .

[8]  V. Sundaram,et al.  Comparison of thermal performance between glass and silicon interposers , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.

[9]  V. Sundaram,et al.  “zero-undercut” semi-additive copper patterning - a breakthrough for ultrafine-line RDL lithographic structures and precision RF thinfilm passives , 2015, 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).

[10]  Brett M. D. Sawyer,et al.  Modeling, design, fabrication and characterization of first large 2.5D glass interposer as a superior alternative to silicon and organic interposers at 50 micron bump pitch , 2014, 2014 IEEE 64th Electronic Components and Technology Conference (ECTC).

[11]  V. Sundaram,et al.  Highly-reliable silicon and glass interposers-to-printed wiring board SMT interconnections: Modeling, design, fabrication and reliability , 2012, 2012 IEEE 62nd Electronic Components and Technology Conference.

[12]  Bruce C. S. Chou,et al.  Novel copper metallization schemes on ultra-thin, bare glass interposers with through-vias , 2015, 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).

[13]  Motoshi Ono,et al.  Development of Through Glass Via (TGV) formation technology using electrical discharging for 2.5/3D integrated packaging , 2013, 2013 IEEE 63rd Electronic Components and Technology Conference.

[14]  Anthony G. Evans,et al.  Kinking of a Crack out of an Interface: Role of In‐Plane Stress , 1991 .

[15]  Anette M. Karlsson,et al.  Obtaining mode mixity for a bimaterial interface crack using the virtual crack closure technique , 2006 .

[16]  J. Hutchinson,et al.  Kinking of A Crack Out of AN Interface , 1989 .

[17]  Suresh K. Sitaraman,et al.  Study of cracking of thin glass interposers intended for microelectronic packaging substrates , 2015, 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).

[18]  S. Wiederhorn,et al.  Stress Corrosion and Static Fatigue of Glass , 1970 .

[20]  R. Tummala,et al.  Empirical investigations on die edge defects reductions in die singulation processes for glass-panel based interposers for advanced packaging , 2015, 2015 IEEE 65th Electronic Components and Technology Conference (ECTC).