Testability features of AMD-K6/sup TM/ microprocessor

This paper describes the testability features and test pattern development methodologies for the AMD-K6/sup TM/ microprocessor. The embedded design for testability (DFT) structures and test strategy provide high quality manufacturing tests.

[1]  R. Khanna,et al.  An X86 microprocessor with multimedia extensions , 1997, 1997 IEEE International Solids-State Circuits Conference. Digest of Technical Papers.

[2]  Robert C. Aitken A comparison of defect models for fault location with Iddq measurements , 1993, Proceedings of IEEE International Test Conference - (ITC).

[3]  Frans P. M. Beenker,et al.  Fault modeling and test algorithm development for static random access memories , 1988, International Test Conference 1988 Proceeding@m_New Frontiers in Testing.

[4]  Edward J. McCluskey,et al.  Analysis and detection of timing failures in an experimental Test Chip , 1996, Proceedings International Test Conference 1996. Test and Design Validity.

[5]  Thomas W. Williams,et al.  A logic design structure for LSI testability , 1977, DAC '77.

[6]  Yervant Zorian,et al.  An Effective BIST Scheme for ROM's , 1992, IEEE Trans. Computers.

[7]  Jochen A. G. Jess,et al.  An efficient CMOS bridging fault simulator: with SPICE accuracy , 1996, IEEE Trans. Comput. Aided Des. Integr. Circuits Syst..