For SRAM power, stability, delay and area are the major concerns. And they are trade-offs to each other. But all are important and should be in acceptable range. In this paper we mainly concentrated on power and stability and we designed a new 10T-SRAM for low power consumption. We placed two NMOS transistors for reducing power consumption. One transistor between supply voltage VDD and the latches formed by cross coupled inverters. This NMOS transistor is in diode connected mode and it scales down the VDD. As power is directly proportional to square of VDD total power is reduced by 98%. Another NMOS transistor is placed between latches and ground. This transistor is controlled with a control signal and used to reduce static power by 77%. But stability decreases when supply voltage decreases. In order to increase stability an extra PMOS transistor is placed in between access transistor and pull down transistor on both sides. This PMOS transistors separate's the storage node and writing node of data. They also scales the bit line voltage and prevents the flipping of contents in cell at low voltages. So stability parameters like SINM, SVNM, WTI and WTV also increased by 91%, 47%, 85% and 53% respectively. This all values are when compared with Sub-threshold 10T SRAM cell. This proposed circuit is also tested by giving 0.3 V power supply. Cadence Virtuoso tools are used for simulation with gpdk-90nm CMOS process technology.
[1]
Xiaowei Li,et al.
Leakage current estimation of CMOS circuit with stack effect
,
2008,
Journal of Computer Science and Technology.
[2]
P N Vamsi Kiran,et al.
Design and analysis of different types SRAM cell topologies
,
2015,
2015 2nd International Conference on Electronics and Communication Systems (ICECS).
[3]
M. Hasan,et al.
Leakage Characterization of 10T SRAM Cell
,
2012,
IEEE Transactions on Electron Devices.
[4]
Yeonbae Chung,et al.
Differential-read symmetrical 8T SRAM bit-cell with enhanced data stability
,
2010
.
[5]
Govind Prasad,et al.
Design of low power stable SRAM cell
,
2014,
2014 International Conference on Circuits, Power and Computing Technologies [ICCPCT-2014].
[6]
Kaushik Roy,et al.
A 32 kb 10T Sub-Threshold SRAM Array With Bit-Interleaving and Differential Read Scheme in 90 nm CMOS
,
2009,
IEEE Journal of Solid-State Circuits.
[7]
Govind Prasad,et al.
Statistical analysis of low-power SRAM cell structure
,
2015
.
[8]
Durbadal Mandal,et al.
Stability Analysis of a Novel Proposed Low Power 10T SRAM Cell for Write Operation
,
2014,
2014 Fourth International Conference on Advanced Computing & Communication Technologies.