Timing-Constrained Area Minimization Algorithm for Parallel Prefix Adders
暂无分享,去创建一个
[1] Marc Snir,et al. Depth-Size Trade-Offs for Parallel Prefix Computation , 1986, J. Algorithms.
[2] Robert K. Brayton,et al. Performance-oriented technology mapping , 1990 .
[3] Alberto Sangiovanni-Vincentelli,et al. Logic synthesis for vlsi design , 1989 .
[4] Harold S. Stone,et al. A Parallel Algorithm for the Efficient Solution of a General Class of Recurrence Equations , 1973, IEEE Transactions on Computers.
[5] H. T. Kung,et al. A Regular Layout for Parallel Adders , 1982, IEEE Transactions on Computers.
[6] Israel Koren. Computer arithmetic algorithms , 1993 .
[7] Jianhua Liu,et al. An Algorithmic Approach for Generic Parallel Adders , 2003, ICCAD 2003.
[8] Jack Sklansky,et al. Conditional-Sum Addition Logic , 1960, IRE Trans. Electron. Comput..
[9] David Harris,et al. CMOS VLSI Design: A Circuits and Systems Perspective , 2004 .
[10] Yusuke Matsunaga,et al. Area minimization algorithm for parallel prefix adders under bitwise delay constraints , 2007, GLSVLSI '07.