Memory yield and lifetime estimation considering aging errors
暂无分享,去创建一个
[1] Shigeru Mori,et al. Optimized redundancy selection based on failure-related yield model for 64-Mb DRAM and beyond , 1991 .
[2] Sung Kyu Lim,et al. Methodology to determine the impact of linewidth variation on chip scale copper/low-k backend dielectric breakdown , 2010, Microelectron. Reliab..
[3] Chang-Chih Chen,et al. Microprocessor Aging Analysis and Reliability Modeling Due to Back-End Wearout Mechanisms , 2015, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[4] Cheng-Wen Wu,et al. A Built-in Self-Diagnosis and Repair Design With Fail Pattern Identification for Memories , 2011, IEEE Transactions on Very Large Scale Integration (VLSI) Systems.
[5] Sungho Kang,et al. A 3 Dimensional Built-In Self-Repair Scheme for Yield Improvement of 3 Dimensional Memories , 2015, IEEE Transactions on Reliability.
[6] Cheng-Wen Wu,et al. A Memory Built-In Self-Repair Scheme Based on Configurable Spares , 2011, IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems.
[7] Soo-In Cho,et al. A 512-Mb DDR3 SDRAM prototype with CIO minimization and self-calibration techniques , 2006, VLSIC 2006.
[8] Jin-Fu Li,et al. Raisin: Redundancy Analysis Algorithm Simulation , 2007, IEEE Design & Test of Computers.
[9] Peter C. Kiessler,et al. A critical look at the bathtub curve , 2003, IEEE Trans. Reliab..