A 4-GHz all digital fractional-N PLL with low-power TDC and big phase-error compensation
暂无分享,去创建一个
[1] Ping-Ying Wang,et al. A Digital Intensive Fractional-N PLL and All-Digital Self-Calibration Schemes , 2009, IEEE Journal of Solid-State Circuits.
[2] Tadashi Maeda,et al. A 2.1-to-2.8-GHz Low-Phase-Noise All-Digital Frequency Synthesizer With a Time-Windowed Time-to-Digital Converter , 2010, IEEE Journal of Solid-State Circuits.
[3] O. Degani,et al. A 9.2–12GHz, 90nm digital fractional-N synthesizer with stochastic TDC calibration and −35/−41dBc integrated phase noise in the 5/2.5GHz bands , 2010, 2010 Symposium on VLSI Circuits.
[4] Hsiang-Hui Chang,et al. A 320fs-RMS-jitter and 300kHz-BW all-digital fractional-N PLL with self-corrected TDC and fast temperature tacking loop for WiMax/WLAN 11n , 2009, 2009 Symposium on VLSI Circuits.
[5] K. Muhammad,et al. All-digital PLL and transmitter for mobile phones , 2005, IEEE Journal of Solid-State Circuits.